Due on Monday, Feb. 7<sup>th</sup> at 5pm. Please submit electronically in CANVAS.

# **Inverter Layout and Extraction Tutorial**

EE473 CAD Lab 3 Winter 2022

### Introduction

Transistor technology has come a long way since the work of Bardeen, Brattain, and Shockley in 1947. Integrated circuit technology packs so many devices in such a small scale that a single MOSFET device is smaller than a virus! For this reason, the physical design of integrated circuits must be performed through computing tools and mechanized interfaces.

The final stage of any chip design is called "layout," when designers organize the physical structure of the silicon, doping, metal, and insulators that make up an integrated circuit. This step is crucial, as the placement and connection of devices has dramatic impact on performance. The wires and devices on a chip form an array of physical capacitors, resistors, and inductors, which are not captured by schematic-level simulation. Automated analysis of a layout allows for estimation of these "parasitic" elements and their impact on circuit functionality, a process called "extraction."

This tutorial walks through the layout, extraction of a CMOS inverter.

## Library Setup

Integrated circuit technologies come in industry-standard libraries called Process Design Kits (PDKs). These kits contain the schematic-level models of the available devices, their corresponding layouts, and mask data for the layers and process steps that go into fabricating a chip. In order to create a physical layout for this tutorial, we will have to first reference the foundry-provided 65nm PDK.

To do so, open up Cadence in the working directory created in the first lab. From the Library Manager drop-down menus, select "Edit: Library Path" to open the Library Path Editor, which looks like this:



Select "Edit: Add Library" from the drop-down. Navigate to /home/lab.apps/vlsiapps/kits/tsmc/N65RF/1.0c/ and select the tsmcN65 library, as shown below:



Hit OK, save and close the Library Path Editor, and you will notice tsmcN65 has been added to the list of libraries. Next, create a new library for your design in the 65nm process. Name it something descriptive, indicating the library owner and process node. My library is named JU65 for my initials and the 65nm process.

After the library is named, you will be asked about a technology file for the library. This is where you specify that this design library will be in the 65nm process. Select "Attach to an existing technology library," as shown:

Select the tsmcN65 library and press OK, as shown, to complete the library setup.



## Schematic and Symbol Creation

Next, create a schematic cell view in the newly created library called "INVD1." This is standard naming convention for an inverter cell with single-gate MOSFETs. In this schematic, instantiate a PMOS (cell "pch" in library tsmcN65) and NMOS (cell "nch" in library tsmcN65). Size these devices so that the PMOS has  $\frac{W_P}{L_P} = \frac{400n}{60n}$  and the NMOS has  $\frac{W_N}{L_N} = \frac{300n}{60n}$ . This sizing skew is introduced to balance the inverter, due to PMOS devices having less transconductance for a given gate width in this process.

Create pins for "IN," "OUT," "VDD," and "VSS" using the "p" hotkey. These pins are used to create a symbol that compresses this schematic into a single device for higher-level hierarchies. Connect the device gates to "IN," device drains to "OUT," NMOS source and body to "VSS," and PMOS source and body to "VDD." Make sure you make "IN" an input pin, "OUT" an output pin, and "VDD" and "VSS" input/output pins. The resulting schematic should look similar to the one below:



Check and save the schematic, and we can move on to creating a circuit symbol.

To automatically create a circuit symbol from the saved schematic, select "Create:Cellview:From Cellview" in the schematic editor dropdown menus. This uses the pins placed in the schematic to automatically create a symbol with those same pins. Click OK through the following pop-up menus. This will open an automatically generated symbol, as shown below:



The automatically generated symbols are not at all descriptive. It is good practice for circuit symbols to imply the underlying functionality, to make the top-level schematic clear and easy to interpret. Edit the automatically generated symbol to resemble a traditional inverter, similar to the one shown below:



Check and save your finished symbol. The check feature here ensures that the pins in your symbol and schematic match. This finished symbol can be instantiated in other designs, just like the PDK devices. Once you pass the check, close the symbol editor.

## Physical Layout

This section walks through the process of creating a physical layout, performing design-rule checks (DRC), passing formal equivalence checks (layout versus schematic, or "LVS"), and extracting circuit parasitics (parasitic extraction, or "PEX").

First, create a new layout cell view for the INVD1 inverter, as shown:



This opens a blank layout editor screen, as shown. Think of this as a top-down view of a silicon wafer.



An important part of the layout editor window is the layer palette, located along the left side. This is used to select the current drawing layer and toggle visibility and selectability for all layers. The layer palette functionality is summarized below:



The CMOS inverter that you will be creating consists of seven photolithographic layers, n-well (NW), polysilicon (PO), n+ diffusion (NP), p+ diffusion (PP), tungsten contact (CO), oxide diffusion (OD), and copper metal-layer 1 (M1). Refer to the traditional MOSFET cross-sectional diagram below for reference as to the location of each layer in the physical structure of a transistor. The locations of the n-well , n+, and p+ diffusion regions are obvious. The OD layer is placed over the entire source, gate, and drain of the device to define the gate oxide and active transistor regions. The tungsten CO contacts are used to connect the substrate and diffusion regions to the metal 1 layer, not shown in the diagram. Poly-silicon is used as the conductor above the gate oxide and also requires a CO contact to reach metal 1.



## **Layout Tips**

DRD Notify and DRD Enforce are two features of Cadence Virtuoso that are generally helpful (but mnot necessary) during layout. Clicking the DRD Notify ( ) icon will enable graphical warnings in Virtuoso for when a design rule is violated. DRD Enforce ( ) is more restrictive than DRD Notify, and prevents

the placement of shapes that violate design rules. Using one of these tools is recommended, since they can help prevent late changes in layout that would otherwise be very time consuming.

The default background grid is by default large. To change the grid, go to the "Options: Display" dropdown in the layout editor and change "Minor Spacing" and "Major Spacing" under "Grid Controls" to something more reasonable, such as 0.1 and 0.5.

By default, the layout editor only allows moving polygons orthogonally (vertical or horizontal only). This slows down the editing process, and can be changed in the "Options: Display" dropdown under "Snap Modes." Change the "Edit" option to "anyAngle" to be able to freely move created polygons.

Frequently used layout hotkeys include:

f: fit

shift-f: in hierarchical layout show all levels as if flat

ctrl-f: hide all hierarchy and show only outline of instances

r: rectangle

q: property of an object

ctrl-z: zoom in shift-z: zoom out f2: save

t: tap: if you select a layer, saw NW in layout and press tap, that layer gets selected in LSW (layer selection window). Then you can use r to draw rectangles of that layer: Normally we can select a layer in LSW and when we press "r" a rectangle of that layer gets drawn. But if we press "t" (called tap) and then select a shape/rectangle, the layer of that shape/rectangle gets selected in LSW and then pressing r cretes rectangle of that layer

p: path: makes a min width path of the layer selected in LSW: If some layer is selected in LSW, then "p" starts to create a path of that layer with width same as the min width for that layer defined in the drc (if it is loaded into icfb)

ctrl-a: select all ctrl-d: deselect all

c: copy

m: move: move a whole rectangle

s: stretch: can stretch just a side of a rectangle

f: fit k: ruler

i: add an instance

u: undo shift-U: redo

shift-r: reshape: use it to reshape a layer so as to make it bigger, e.g., a turn in a metal wire

shift-c: chop: chop a rectangle, i.e., reduce its size as you want

shift-m: merge all rectangles selected as per their layer-purpose name (lpp) (layer purpose pair) for example ("met1" "drawing") is a 2 value array (pair) having value of layer (met1) and its purpose (drawing), i.e. all selected and touching rectangles or paths in same layer-purpose pair (say all met1 drawings) (my above comment will clarify this too) get merged into one.

e: display options like grid size, snap size etc

f6: redraw

### rLayout Drawing

This tutorial walks through drawing the two transistors step-by-step. Typically, designers work with premade transistors provided in the PDK. However, drawing each photolithographic mask individually will help you understand exactly how transistors are formed.

## 1. Power Straps

Select the M1 metal layer in the layer palette. Using the "r" hotkey, draw two rectangles with a width of  $0.86\mu m$ , height of  $0.33\mu m$ , and a vertical pitch of  $2\mu m$ , as shown in the figure below. Use the "k" hotkey to draw rulers for checking the dimensions. You can type in the rectangle height and width directly by pulling up the rectangle properties. This can be done with the "q" hotkey with a rectangle selected.



#### 1. N-Well

Draw a 1.38 $\mu$ m by 1.38 $\mu$ m rectangle of NW (nwell) to define the region for the PMOS transistor. Center this rectangle horizontally around the metal power rails with the align hotkey "a". To align the edge of the nwell with the center of the inverter, place it 0.835 $\mu$ m away from the bottom of the top rail, as shown:



#### 2. P-Plus and N-Plus

Next, define the p-plus (PP) and n-plus (NP) regions as shown. These masks distinguish whether the region exposed by the oxide diffusion (OD) mask will be p-doped or n-doped. Define a PP body contact under the top power rail, a NP region for the PMOS transistor, a PP region for the NMOS transistor, and an NP body contact under the bottom power rail. These regions should all be touching (but not overlapping) and extend to the horizontal edges of the power rails.



#### 3. Active Diffusion

The diffusion (or active) region represents the area that is exposed for the diffusion of n-type or p-type dopants. The height of the OD shape determines the channel width of the NMOS or PMOS device. Mismatch between the drawn shape and the width specified in the schematic will result in an LVS error. Diffusion regions are also required to make an ohmic connection between the body and power straps. Draw four OD rectangles with the specified dimensions, ensuring that the PMOS rectangle is 0.4µm tall and the NMOS rectangle is 0.3µm tall, to match our desired transistor sizes. Center the body contact OD under the M1 rails and center the transistor OD on their respective NP and PP regions.

#### 4. Polysilicon

Polysilicon, a.k.a. "poly," is the material used for the transistor gate. It is easily grown on top of the silicon substrate and gate oxide, making it the preferred conductor for the transistor gate. Create the inverter gate out of the PO layer, following the dimensions shown. The protruding rectangle in the center is for a gate contact to connect to metal.



There is an intentional DRC error here. We will fix it later, to demonstrate how DRC identifies errors.



#### 5. Contacts

Place contacts to connect the active diffusion and polysilicon to the metal conductor above. In the 65nm process, contacts must be square with dimensions of exactly  $0.09\mu m \times 0.09\mu m$ . These contacts are fairly resistive, so it is good practice to place as many as possible in a design. Instead of drawing individual rectangles every time, draw one and copy it to place the rest, with the "c" hotkey. There is a mandatory  $0.11\mu m$  minimum spacing between contacts. Arrange the contacts to look like the following figures.







6. Metal Interconnects

Now the two devices are completely defined. Make the final interconnections on M1 to complete the inverter drawing. The design rule for metal on contacts is simple, the metal must extend  $0.04\mu m$  over the contact on two sides. Draw metal rectangles connecting the sources to the power rails and the drains together. Also add metal above the gate contact, which would be used later for connecting to other cells.

The top-down layout view of each layer gives the deceiving appearance that the layers are flat. Rather, the polysilicon, contacts, and metal layers have appreciable height. For instance, the contact squares are taller (out of the screen in the layout viewer) then they are long or wide. The M1 layer is about 0.18µm tall, two times the minimum width used for the traces in this layout.



#### 7. Pin Labels

In order for the tools to perform various design checks, as well as for netlist creation, pins must be defined on the physical layout. Press the "l" hotkey to open up the label popup menu, as shown.

You can place all of the pins in one operation, so input all of the pin names separated by spaces.

Make sure you click the "Select layer" radio button and select the "M1 pin" layer from the drop-down. Only this layer will be correctly interpreted as a pin by LVS.

Format your label as 0.1µm tall and roman font, to make your layout easier to read.



Place the pins as shown. Your inverter is now complete and ready for DRC and LVS checks.



## Design Rule Checking (DRC)

Although the designer draws layouts as perfect polygons, the shapes are manufactured with a variety of physical processes that are all subject to their own limitations. These physical limits define the size, shape, and spacing of shapes on each mask layer. A PDK comes with a several-hundred-page document defining every design rule for the process. A designer cannot possibly follow every rule with hand-checking, so DRC was developed to automatically a layout geometry for coincidence with design rules.

In the layout editor, open Calibre (program that runs DRC and LVS) with the "Calibre: Run DRC" dropdown. The following window will appear (hit "Cancel" for the "Load Runset File" window). If a warning about "Undefined Packets" appears, you can likely ignore it.



Click on the "Rules" tab on the left.

Click the "..." browse to locate the rules file for the 65nm process, as shown below:

Select /home/lab.apps/vlsiapps/cshrc/EE332/calibre.drc





NOTE: If the Calibre option does not appear in Virtuoso Layout, please see Appendix A for a possible fix.

Hit "Run DRC" to perform the check. An error report window will pop up:



Although there are a number of errors, only two of them are the real problem to us at this point, while the rest can be completely ignored.

All these currently negligible can be categorized into 4 groups:

1. Density issue: floating metal fill or dummy material layers need to be added into the chip-level design to reduce variation in dielectric thickness due to dishing and erosion, as well as to increase planarity and maintain nearly uniform pattern density on the scale of the chemical mechanical planarization (CMP) process. In other words, most of the metal and semiconductor layers are required to be placed uniformly on the entire chip with a certain density. The following errors are related to density violation:

```
OD.DN.1L – diffusion layer density violation

PO.DN.1L – polysilicon layer density violation

M9.DN.1L – 9<sup>th</sup> metal layer density violation

DOD.R.1 – lacking dummy diffusion layer

DPO.R.1 – lacking dummy polysilicon layer

DM1.R.1 – lacking 1<sup>st</sup> dummy metal layer

DM2.R.1 – lacking 2<sup>nd</sup> dummy metal layer

DM3.R.1 – lacking 3<sup>rd</sup> dummy metal layer

DM4.R.1 – lacking 4<sup>th</sup> dummy metal layer

DM5.R.1 – lacking 5<sup>th</sup> dummy metal layer

DM6.R.1 – lacking 6<sup>th</sup> dummy metal layer

DM7.R.1 – lacking 7<sup>th</sup> dummy metal layer

DM8.R.1 – lacking 8<sup>th</sup> dummy metal layer

DM9.R.1 – lacking 9<sup>th</sup> dummy metal layer
```

2. **Floating gate**: this error is necessary for a chip-level design and not important in the local DRC. It is basically saying the gates of the MOSFETs are not connected to the pads of the chip anywhere.

*PO.R.8* – floating gate error

3. **Seal ring**: again, this error is for a whole chip design. An IC chip will need a seal ring, which is not required here.

```
CSR.R.1.NWi
CSR.R.1.PPi
CSR.R.1.NPi
CSR.R.1.COi
CSR.R.1.M1i
CSR.R.1.M1_reali
CSR.R.1.ODi
```

CSR.R.1.Poi

4. **Electrostatic discharge (ESD) protection**: to an IC chip, some sorts of ESD protection are necessary, and this warning is excited from the lack of it.

ESD. WARN. 1- lacking ESD protection

With the above explanation, we actually only need to deal with two errors: PO.EX.1 and CO.EN.3\_CO.

Select the design rule violation in the window that appears to see more information. Double clicking the number (e.g., '1') will highlight the error in the layout editor. In this case, the error should be "PO.EX" with the details:

PO.EX.1 { @ Extension on OD (end-cap) >= 0.14 (ENC OD POLY < PO\_EX\_1 ABUT < 89.5 OPPOSITE SINGULAR REGION) NOT INSIDE LOGO }

The information to be gleaned from the message is that the PO must extend at least 0.14um past the end of the OD ("@ Extension on OD (end-cap)  $\geq$ = 0.14"). Stretch the extension of poly-silicon so that it extends 0.14µm past the OD rectangle to fix this error.





The next error, "CO.EN," has the details:

CO.EN3\_CO.EN.4 { @ Enclosure by PO [at least two opposite sides] >= 0.04 ,or [all sides] >= 0.03 X = RECTANGLE ENCLOSURE CO POLYs ABUT >0 < 90 SINGULAR GOOD CO\_EN\_2 CO\_EN\_3 OPPOSITE CO\_EN\_2 CO\_EN\_3 OPPOSITE ENC X POLYs < CO\_EN\_4 ABUT < 90 SINGULAR REGION }

This is similar to the M1/contact enclosure rule that was followed drawing the metal interconnects. There must be at least  $0.04\mu m$  of PO overhang on opposite edges of the CO contact. To fix this error, move the gate contact, and its connected M1 line and pin  $0.03\mu m$  to the right.





Re-run DRC, which should now yield a "clean" report:



OD.DN.1L { @ {OD OR DOD} density across full chip >= 25%
DENSITY ALL\_OD CHIP < OD\_DN\_1L INSIDE OF LAYER CHIPX PRINT OD.DN.1L.density
[ AREA(ALL\_OD) / AREA(CHIP) ]

### Layout versus schematic (LVS)

DRC ensures that the layout shapes meet manufacturability requirements, but it does not check that the layout is logically equivalent to the schematic. That is, LVS checks whether the layout performs the same mathematical function as the schematic, and that the physical properties of the transistors are correct. Some properties LVS uses to check equivalence include transistor type, transistor width, pins, and wires/connections.

As with DRC, select "Calibre: Run LVS." There will be another prompt to load a runset file, cancel this dialog again. Just as before for DRC, select the following rules file for LVS:

/home/lab.apps/vlsiapps/cshrc/EE332/calibre.lvs

Select "Inputs" on the left side of the main LVS window, and make sure that "Export from layout viewer" is selected under the "Layout" tab and "Export from schematic viewer" is selected under the "Netlist" tab. This allows LVS to automatically generate netlists from the most current versions of the schematic and netlist.

Select "Run LVS" to perform the check. If your schematic and layout match, the following window will appear. This simple design does not have the potential for many errors. More complicated layouts almost always end up with LVS errors, including: misplaced labels, incorrect MOSFET sizes, accidental shorts/opens, and misplaced vias (connections between metal layers).



#### **Netlist and Parasitics Extraction**

Extraction is the translation of an integrated circuit layout back into the electrical circuit (netlist) it is intended to represent. The extracted circuit is needed for various purposes including circuit simulation, timing analysis, power analysis, and more. Compared to a schematic netlist, the layout netlist produces a more accurate prediction of the post-manufactured circuit, since the additional capacitances and resistances created by wiring, vias, the shapes of transistors, and more, can be accounted for.

As with DRC and LVS, open PEX with "Calibre: Run PEX" in the layout viewer window.

Input the PEX rules file in the Rules tab. The file is located at:

/home/lab.apps/vlsiapps/cshrc/EE332/calibre.rcx

In the Outputs tab, select the "C+CC" extraction option. This extracts capacitance to ground and coupling capacitance between each net. Also choose the "SPECTRE" output option; this determines the output netlist format.



Now, select "Run PEX" to extract the parasitics and generate a spectre netlist. The netlist will appear once PEX is finished. You can now close all Calibre windows, we will reference this netlist in our simulation setup later.

## Simulating the Inverter: Schematic vs Post-Layout

Now we will simulate the schematic symbol inverter alongside the extracted netlist and compare the differences in delay and power consumption due to parasitic elements. First, we must organize our library so that the simulator knows the difference between the designs.

In the Library Manager, copy the INVD1 cell view to a cell named INVD1\_schem. Make sure you "Copy All Views"

Next, copy the INVD1 cell view again to a cell named INVD1\_ex. Only include the symbol view this time.





Then, copy the INVD1 symbol view to a "spectre" view, which serves as a placeholder for the netlist generated in the PEX extraction.



Now, go to the main Cadence CIW window. Select "Tools: CDF: Edit" from the drop-downs. Fill out the form as follows: Edit the Base Cell CDF for the INVD1\_ex cell in your library. Add a "Component Parameter" named "model," and select the string type. Make sure to select "yes" under "Parse as CEL."

Under the "Simulation Information" tab, select the "By Property" radio button and "termOrder" under the dropdown. We must make the pin order match that of our extracted netlist, or the simulator will mix up the input/output pins. The pin order should match the order from the file INVD1.pex.netlist in your working directory. Open this file in a text editor to check the order and input the pins in quotations, separated by spaces, in the order from your .pex.netlist file.





Close the CDF editor. Now we're ready to create a simulation test bench.

In the Library Manager, create a new schematic cell view called "tb INVD1."

Populate this schematic with the "INVD1\_schem" symbol view and "INVD1 ex" spectre view from

your library. Under the INVD1\_ex properties, fill in the model property (this is what was created

when editing the CDF) with "INVD1." This tells the spectre placeholder the name of the model netlist to use for simulation.



The completed schematic should look something like the image below. Add 10fF load capacitors to each inverter, cell "cap" from the "analogLib" library. Power each inverter with a separate 1.2V "vdc" voltage source, so that we can independently measure the power consumptions. I recommend naming the voltage sources "VSCHEM" and "VEX" so that you can tell them apart in the waveform viewer. Ground the VSS pins and the negative terminals of the voltage sources and capacitors with the "gnd" cell from the "analogLib" library.

Finally, add a "vpulse" voltage source from the "analogLib" library to drive the input terminals. Appropriate parameters can be found to the right.





Label in the input and output pins with descriptive names, and "Check and Save" the schematic. Now launch the simulator with "Launch: ADE L" in the schematic editor dropdowns.

Select the "Analyses: Choose" dropdown and enable transient analysis for 15ns under conservative accuracy. This will capture several transitions of the inverter, as the driver has a period of 5ns.



Select the "Outputs: Choose on Schematic" dropdown and select the input and output terminals on the schematic. Also click on the positive voltage source pins to measure the current consumed by the inverters. When you're finished, the schematic should look like this:



In the ADE window, make sure you select "Save" next to all of the outputs (or currents won't plot).



Finally, under the "Setup: Model Libraries" dropdown, add a model file to the end of the existing list, the INVD1.pex.netlist file created by PEX. It should be in your working directory. After completing this step, you are ready to run the simulation.



## Deliverables

Turning in this lab assignment will consist of several images to verify that you completed the full schematic, layout, and simulation setup. The following images should be included in a document to be handed in:

- 1. Snapshot of inverter schematic
- 2. Snapshot of inverter layout
- 3. Snapshot of DRC clean report (no errors)
- 4. Snapshot of LVS clean report (smiley faces)
- 5. Snapshot of testbench schematic

6. Snapshots of rising and falling edges of input and output voltages, with clear differences between the schematic and post-layout waveforms. Also include the different current consumption profiles for each instance. It is recommended to move the current waveforms to a separate strip in the waveform viewer to clearly separate them form the voltages.

This should consist of two plots, one for the rising edge, and one for the falling edge. Below is an example of one of these plots, where you can clearly tell which trace is which from the net and voltage source labels.

In addition to the above items which you will turn in with your report. Write a short paragraph describing each one of the plots, what you observe, relating the results or schematic/layout to the real-world physical significance.



## Appendix A

If you get the following error when opening Cadence and the "Calibre" dropdown option is missing when you open a layout cell view, the steps below may fix the issue. NOTE: This fix may only work fully if you are using one of the linux-lab-### machines. At time of writing, it does not fully work for linuxsrv01.

```
File Tools Options Help

Cadence

//T Calibre Skill Interface * (v2021.1_33.19) *

// Copyright Siemens 1996-2020

All Rights Reserved.

// THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION

// WHICH IS THE PROPERTY OF MENTOR GRAPHICS CORPORATION

// OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.

//

//

virserver.tcl error: ERROR: Current execution environment is VCO=aoi. Software tree is for environment VCO=aoj.

ERROR: Current execution environment is VCO=aoi. Software tree is for environment VCO=aoj.
```

1. Using any editor, open the ".cshrc" file that you usually source when you wish to run Cadence. I use Emacs below. The original file will likely look something like this:



2. Add the following lines to the ".cshrc" file:

```
setenv OA_UNSUPPORTED_PLAT linux_rhel50_gcc44x setenv SKIP_OS_CHECKS 1 setenv VCO aoj setenv CALIBRE_SKIP_OS_CHECKS 1 setenv USE_CALIBRE_VCO aoj
```

The final file should appear as below. Save the file and run Cadence like normal. The Calibre error message should disappear, and Calibre should now successfully appear when you use Virtuoso Layout.

```
File Edit Options Buffers Tools Sh-Script Help

Setenv EDA_TOOLS_PATH /home/lab.apps/vlsiapps_new
source ${EDA_TOOLS_PATH}/cshrc/general.cshrc

setenv OA_UNSUPPORTED_PLAT_linux_rhel50_gcc44x
setenv SKIP_OS_CHECKS_1
setenv VCO_aoj
setenv CALIBRE_SKIP_OS_CHECKS_1
setenv USE_CALIBRE_VCO_aoj
```